

#### Cortex-M3/M4 Introduction





#### **Presentation Outline**

- Introduction
  - ARM Processor Architecture
  - ARM Cortex-M Family
- Cortex-M3 Overview
  - Cortex M3 Processor
  - Cortex M3 Core
  - Cortex-M3 Advanced System Peripherals
- Cortex-M4/M4F Overview
  - Advantages vs. Cortex-M3
  - Cortex-M4F FPU



#### ARM Processor Architecture Evolution



#### **ARM Cortex Architectures**

- ARM Cortex-M family is based on different architectures:
  - Cortex-M0/0+/1 implements the ARMv6-M architecture (Von Neumann)
  - Cortex-M3/M4 implements the ARMv7-M architecture (Harvard)
- Architecture version v7 (ARMv7) is divided into three profiles:
  - A profile, designed for high-performance application platforms
  - R profile, designed for high-end embedded systems in which real-time performance is needed
  - M profile, designed for deeply embedded microcontroller-type systems
- Architecture version v6-M (ARMv6-M) is a subset of the ARMv7-M profile which provides:
  - A lightweight version of the ARMv7-M instructions set
  - Thumb 16-bit instruction set compatibility
  - Upward software compatibility with ARMv7-M



#### ARM Cortex-M Family

- Why Cortex-M0+?
  - Targeting 8/16-bit and low-end 32-bit market
  - Optimized superset of Cortex-M0
  - Maximize energy efficiency
  - Binary instruction upward compatibility for ARMv6 to ARMv7
  - Upward software compatibility with Cortex-M3 and Cortex-M4 cores
- Why Cortex-M3?
  - First ARM processor based on the ARMv7-M architecture and designed to achieve high system performance in power and cost-sensitive embedded applications such as microcontrollers
- Why Cortex-M4?
  - Designed for applications requiring more computational performance
  - Cortex-M4 frees CPU resources in case digital signal processing tasks are executed (less active cycles are needed)
  - Cortex M4F adds a single precision Floating-Point Unit (FPU)



#### ARM Cortex-M Instruction Set

16 Bit Thumb & 16/32 Bit Thumb2





## ARM Cortex-M Comparison Table

| Cortex-M<br>Core | Architecture   | Pipeline | Thumb /<br>Thumb 2 | MPU  | DSP | FPU  | Performance<br>(DMPIS/MHz) | Dynamic Power<br>consumption<br>(uW/MHz) |
|------------------|----------------|----------|--------------------|------|-----|------|----------------------------|------------------------------------------|
| МО               | Von<br>Neumann | 3        | Most /<br>Subset   | No   | No  | No   | 0.84                       | 16.4                                     |
| MO+              | Von<br>Neumann | 2        | Most /<br>Subset   | Opt. | No  | No   | 0.93                       | 9.8                                      |
| M3               | Harvard        | 3        | AII /<br>AII       | Opt. | No  | No   | 1.25                       | 32                                       |
| M4               | Harvard        | 3        | All /              | Opt. | Yes | Opt. | 1.25                       | 33                                       |

## **Cortex-M3 Overview**



#### **Cortex-M3 Processor Overview**

 The Cortex-M3 is a Hierarchical processor integrating core and advanced system peripherals

- It is designed for :
  - Performance and Energy Efficiency
  - Reduced memory requirements
  - Rich connectivity
  - To be fast and easy to program







- Harvard architecture
- Support Thumb® and Thumb®-2
- 3-stage pipeline w. branch speculation
- Complete hardware support for interrupts
- ALU w. H/W divide and single cycle multiply
- Sleep control and power-down modes
- Memory management features (Unaligned Data Access and bit banding)



#### Harvard architecture

 Separate buses for instructions and data speeding application execution.



Von Neumann architecture

Harvard architecture



## 3-stage pipeline with branch speculation

| INST1 | Fetch | Decode | Execute |         |         |
|-------|-------|--------|---------|---------|---------|
| INST2 |       | Fetch  | Decode  | Execute |         |
| INST3 |       |        | Fetch   | Decode  | Execute |

# Without Branch speculation branch impact on pipeline BRCH Fetch Decode Execute INST2 Fetch Decode INST3 Fetch Fetch Fetch Fetch

#### With Branch speculation

#### Case branch condition NOK:

| BRCH   | Fetch | Decode | Execute |
|--------|-------|--------|---------|
| INST2  |       | Fetch  | Decode  |
| INST3  |       |        | Fetch   |
| INST2' |       | sFetch |         |

#### Case branch condition OK:

| BRCH   | Fetch | Decode | Execute |
|--------|-------|--------|---------|
| INST2  |       | Fetch  |         |
| INST2' |       | sFetch | Decode  |
| INST3' |       |        | Fetch   |

INST2'

#### Thumb-2 Instruction Set

- Blend of 16 and 32-bit instructions that delivers significant benefits in terms of ease of use, code size and performance
- Backward compatible with 16-bit Thumb instruction set, but Not backward compatible with 32-bit ARM instruction set
- Automatic optimization for both performance and code density, without the need for complex interworking



- New instructions that make it easier to write compact code
  - BFI and BFC instructions for bit-field manipulations, Multiply, Divide and a new If-Then construct



### Memory Map



Up to 4GBytes of addressable memory



## Bit Banding (1/2)

- Atomic Bit Set or Clear performed through memory Bit Banding
  - Bottom 1MB of the Peripheral and SRAM address spaces is reserved for bit-band accesses
  - Data Accesses to the 32MB bit band alias region are remapped to this 1MB address space.





Bit Banding (2/2)



Figure 2-1 Bit-band mapping

For example, to set bit 2 in word data in address 0x20000000





## Unaligned Data Access

 Data memory accesses can be defined as aligned or unaligned improving data constant and RAM utilization





Overview



- Nested Vectored interrupt controller
- Debug an trace features
- Optional Memory protection unit



Nested Vectored Interrupt Controller (NVIC)



Now integrated in the Cortex-Mx core



**NVIC - Features overview** 

- Fixed number of system exceptions (interrupts/faults)
- Based on a vector table stored at the beginning of the code
  - No need to use software to determine and branch to the starting address of the ISR
  - Handlers can be written entirely in C
- Manage the interrupt entry /Return (Context PUSH/POP)
  - Interrupt entry/exit is « micro-coded » (controlled by hardware)
- Interrupt prioritization mechanism
- Manage the core sleep modes (WFI, WFE)



#### NVIC - Vector table

| N°              | Exception Type          | Priority     | Vector<br>address | Descriptions                           |
|-----------------|-------------------------|--------------|-------------------|----------------------------------------|
| 0               | -                       | -            | 0x00              | MSP Initial Value (Main Stack Pointer) |
| 1               | Reset                   | -3           | 0x04              | Reset                                  |
| 2               | NMI                     | -2           | 0x08              | Non-Maskable Interrupt                 |
| 3               | Hard Fault              | -1           | 0x0C              | Error during exception processing      |
| 4               | Memory Management Fault | Configurable | 0x10              | MPU violation                          |
| 5               | Bus Fault               | Configurable | 0x14              | Bus error (Prefetch or data abort)     |
| 6               | Usage Fault             | Configurable | 0x18              | Exceptions due to program errors       |
|                 |                         |              |                   |                                        |
| 11              | SVCall                  | Configurable | 0x2C              | SVC instruction                        |
| 12              | Debug Monitor           | Configurable | 0x30              | Exception for debug                    |
|                 |                         |              |                   |                                        |
| 14              | PendSV                  | Configurable | 0x38              |                                        |
| 15              | SysTick                 | Configurable | 0x3C              | System Tick Timer                      |
| 16 and<br>above | Interrupt (IRQ)         | Configurable | 0x40              | External interrupt                     |

### **NVIC - Interrupt Priority**

- Perform using 4 bits, divided into pre-empting priority levels and "sub-priority" levels
  - Sub-priority levels only have an effect if the pre-empting priority levels are the same
  - The software programmable PRIGROUP register field of the NVIC chooses how many of the 4-bits are used for "group-priority" and how many are used for "sub-priority"
  - Group priority is the pre-empting priority
- Lower numbers are higher priority
- Hardware interrupt number is lowest level of prioritization
  - IRQ3 is higher priority than IRQ4 if the priority registers are programmed the same



## **NVIC - Interrupt Entry**

- Processor state is automatically pushed onto the stack over the data bus (automatically pushes registers R0–R3, R12, LR, PSR, and PC in the stack)
- In parallel, ISR is prefetched by the processor on the instruction bus

| Data   |
|--------|
| Old SP |
| PSR    |
| PC     |
| LR     |
| R12    |
| R3     |
| R2     |
| R1     |
| R0     |



#### NVIC - Interrupt Return

- Processor state is automatically restored from the stack.
- In parallel, interrupted instruction is prefetched to be ready for execution upon completion of stack restore.



**NVIC - Tail Chaining** 





**NVIC - Preemption** 





**NVIC** - Late Arriving





28

### **Core Operating Modes**

 Two operating modes, Thread and Handler and two levels of access for the code, privileged and unprivileged (user)

When running an exception (Handler Mode)

When running main program (Thread Mode)

| Privileged | User |
|------------|------|
| Х          |      |
| Х          | Х    |

- Thread mode after reset with privileged access rights
  - In the privileged state, a program has access to all memory ranges, can use all supported instructions and access the System Timer, NVIC or System Control Block



#### Core Registers

- General Purpose Registers : R0-R12
  - 32-bit general-purpose registers for data operations
- Two banked Stack Pointers (SP): R13
  - MSP: Main Stack Pointer (privileged mode)
  - PSP: Process Stack Pointer (user mode)
- Link Register (LR): R14
  - Stores the return information for subroutines, function calls, and exceptions
- Program Counter (PC): R15
  - Contains the current program address.
  - On reset, PC = Reset Vector value



PSP<sup>±</sup> MSP<sup>±</sup> <sup>‡</sup>Banked version of SP



### Special Core Registers

- Program Status Registers (xPSR):
  - Provide ALU flags (zero flag, carry flag), execution status, and current executing interrupt number
- PRIMASK:
  - Disable all interrupts except the non maskable interrupt (NMI) and HardFault
- FAULTMASK
  - Disable all interrupts except the NMI
- BASEPRI
  - Disable all interrupts of specific priority level or lower priority level
- CONTROL
  - Define privileged status and stack pointer selection





Debug Features - Overview

• The Cortex-M3 implements several hardware debug features:





Debug Features - Debug Access Port (DAP)



- The DAP is an AHB-AP interface that allows live access to the core and all the peripherals
- Two different supported implementations\*:
  - Serial Wire JTAG Debug Port (SWJ-DP)
  - Serial Wire Debug Port (SW-DP).
- (\*) Depending on the silicon manufacturer

|              |      | •                 |      |                             |  |
|--------------|------|-------------------|------|-----------------------------|--|
| Name         |      | JTAG Debug Port   |      | SWD Debug Port              |  |
|              | Type | Description       | Type | Description                 |  |
| TCK/SWCLK    | - 1  | Debug Clock       | - 1  | Serial Wire Clock           |  |
| TDI          | 1    | Debug Data in     | -    | NA                          |  |
| TDO/TRACESWO | 0    | Debug Data Out    | 0    | Trace asynchronous Data Out |  |
| TMS/SWDIO    | - 1  | Debug Mode Select | I/O  | Serial Wire Input/Output    |  |
| RESET_N      | - 1  | Reset             | 1    | Reset                       |  |



Debug Features - Flash Patch and Breakpoint (FPB)



- The FPB allows usage of :
  - Six Hardware breakpoints to generate debug events
  - Patches code and data from code space to system space. (Used in system with ROM)



Debug Features - Embedded Trace Macrocell (ETM) - Optional



- Optional debug component that enables reconstruction of program execution.
  - Traces all 32-bit Thumb instructions as a single instruction.
  - Allows to traces instructions following an IT instruction as normal conditional instructions.
  - Supports only instruction trace.



Debug Features - Instrumentation Trace Macrocell (ITM)



- Generates trace information as packets with Time stamping on 32 channels.
  - Software trace.
     Software can write directly to ITM stimulus registers to generate packets (printf).
  - Hardware trace.
     The Data Watchpoint and Trace
     (DWT) generates these packets and the ITM outputs them.
- Use Cortex-M3 clock or the bitclock rate of the Serial Wire Interface to generate the timestamp.



Debug Features - Data Watchpoint and Trace (DWT)



- The DWT is a debug unit that provides:
  - 4 watchpoints for data tracing
  - System profiling (CPU statistics, PC sampler)
- Sends information directly to ETM/ITM



# **Cortex-M3 Advanced System Peripherals**

Memory Protection Unit (MPU) - Optional

- Supports 8 memory regions (32bytes to all of the 4GB)
- Protection rules are based on the type of transaction (read, write or execute) and privilege of code performing the access
- MPU violation will cause the Memory Management Fault exception to take place
- MPU usage scenarios:
  - MPU can be set up by an operating system, allowing data used by privileged code (kernel) to be protected from untrusted user programs
  - To make memory regions read-only, to prevent accidental erasing of data
  - To isolate memory regions between different tasks in a multitasking system





## Why Cortex-M4?

- Designed for applications requiring more computational performance
- Cortex-M4 frees CPU resources in case digital signal processing tasks are used (less active cycles are needed)
- Cortex M4 features:
  - A single-cycle multiply-accumulate unit (MAC)
  - Optimized single instruction multiple data (SIMD) instructions
  - Optional single precision Floating-Point Unit (FPU)





#### Cortex-M4 vs. Cortex-M3

|                              | Cortex-M3                           | Cortex-M4                                                                                                        |  |  |
|------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| Architecture                 | ARMv7-M (Harvard)                   | ARMv7-M (Harvard)                                                                                                |  |  |
| ISA Support                  | Thumb / Thumb-2                     | Thumb / Thumb-2                                                                                                  |  |  |
| DSP Extensions               | NA                                  | Single cycle 16, 32-bit MAC Single cycle dual 16-bit MAC 8, 16-bit SIMD arithmetic Hardware Divide (2-12 cycles) |  |  |
| Optional Floating Point Unit | NA                                  | Single precision floating point unit IEEE 754 compliant                                                          |  |  |
| Pipeline                     | 3-stage + branch speculation        | 3-stage + branch speculation                                                                                     |  |  |
| Interrupts                   | NMI + 1 to 240 interrupts           | NMI + 1 to 240 interrupts                                                                                        |  |  |
| Interrupt Latency            | 12 cycles<br>(6 when Tail Chaining) | 12 cycles<br>(6 when Tail Chaining)                                                                              |  |  |
| Sleep Modes                  | Integrated (3)                      | Integrated (3)                                                                                                   |  |  |
| Memory Protection            | 8 regions MPU 8 regions MPU         |                                                                                                                  |  |  |
| Dhrystone                    | 1.25DMIPS/MHz                       | 1.25DMIPS/MHz                                                                                                    |  |  |

#### Cortex-M4 Instruction Set









## Single Cycle Multiply Accumulate Instructions

- Cortex-M4 features 32-bit hardware multiply-accumulate (MAC) unit
  - Makes digital signal processing more efficient and greatly reduces the consumption of CPU resources
  - Capable of accomplishing an operation of up to  $32 \times 32 + 64 = 64$  or two operations of  $16 \times 16$  in a single cycle
- Main features:
  - Wide range of multiply-accumulate instructions
  - Choice of 16 or 32 bit multiply and 32 or 64 bit accumulate
  - All instructions execute in a single cycle



#### MAC Instructions

| OPERATION                                     | INSTRUCTION                        |  |  |  |
|-----------------------------------------------|------------------------------------|--|--|--|
| 16 x 16 = 32                                  | SMULBB, SMULBT, SMULTB, SMULTT     |  |  |  |
| $16 \times 16 + 32 = 32$                      | SMLABB, SMLABT, SMLATB, SMLATT     |  |  |  |
| 16 x 16 + 64 = 64                             | SMLALBB, SMLALBT, SMLALTB, SMLALTT |  |  |  |
| $16 \times 32 = 32$                           | SMULWB, SMULWT                     |  |  |  |
| $(16 \times 32) + 32 = 32$                    | SMLAWB, SMLAWT                     |  |  |  |
| $(16 \times 16) \pm (16 \times 16) = 32$      | SMUAD, SMUADX, SMUSD, SMUSDX       |  |  |  |
| $(16 \times 16) \pm (16 \times 16) + 32 = 32$ | SMLAD, SMLADX, SMLSD, SMLSDX       |  |  |  |
| $(16 \times 16) \pm (16 \times 16) + 64 = 64$ | SMLALD, SMLALDX, SMLSLD, SMLSLDX   |  |  |  |
|                                               |                                    |  |  |  |
| $32 \times 32 = 32$                           | MUL                                |  |  |  |
| $32 \pm (32 \times 32) = 32$                  | MLA, MLS                           |  |  |  |
| $32 \times 32 = 64$                           | SMULL, UMULL                       |  |  |  |
| $(32 \times 32) + 64 = 64$                    | SMLAL, UMLAL                       |  |  |  |
| $(32 \times 32) + 32 + 32 = 64$               | UMAAL                              |  |  |  |
| •                                             |                                    |  |  |  |
| $32 \pm (32 \times 32) = 32 \text{ (upper)}$  | SMMLA, SMMLAR, SMMLS, SMMLSR       |  |  |  |
| $(32 \times 32) = 32 \text{ (upper)}$         | SMMUL, SMMULR                      |  |  |  |
|                                               |                                    |  |  |  |



## Single Instruction Multiple Data (SIMD)

- Several instructions operate on "packed" data types
  - Byte or halfword quantities packed into words
  - Allows more efficient access to packed structure types
- SIMD instructions can act on packed data:
  - Quad (4 parallel) 8-bit adds or subtracts
  - Dual (2 parallel) 16-bit adds or subtracts
  - All instructions execute in a single cycle
- SIMD extensions perform multiple operations in one cycle
   Sum = Sum + (A x C) + (B x D)



SIMD techniques operate with packed data

- C Compilers won't automatically generate SIMD instructions
  - Source code/Library must be adapted to execute them (in assembly)



## Typical DSP Algorithms

- DSP operations MAC is key operation
  - Most operations are dominated by MACs
  - These can be on 8, 16 or 32 bit operations
- FIR Filters
  - Data communications
  - Echo cancellation (adaptive versions)
  - Smoothing data
- IIR filters
  - Audio equalization
  - Motor control
- FFT
  - Audio compression
  - Spread spectrum communication
  - Noise removal

$$y[n] = \sum_{k=0}^{N-1} h[k]x[n-k]$$

$$y[n] = b_0 x[n] + b_1 x[n-1] + b_2 x[n-2] + a_1 y[n-1] + a_2 y[n-2]$$

$$Y[k_1] = X[k_1] + X[k_2]e^{-j\omega}$$
$$Y[k_2] = X[k_1] - X[k_2]e^{-j\omega}$$



## Digital Signal Processing Performance

Relative cycle count





Floating Point Unit FPU (Cortex-M4F)

- The FPU fully supports single-precision add, subtract, multiply, divide, multiply and accumulate, and square root operations.
- It also provides conversions between fixed-point and floating-point data formats, and floating-point constant instructions
- FPU provides Floating Point computation functionality that is compliant with:
  - ANSI/IEEE Std 754-2008,
  - IEEE Standard for Binary Floating-Point Arithmetic, referred to as the IEEE 754 standard.



FPU Registers Functional description (Cortex-M4F)

- The FPU provides an extension register file containing 32 single-precision registers. These can be viewed as:
  - Sixteen 64-bit doubleword registers, D0-D15.
  - Thirty-two 32-bit single-word registers, S0-S31.
  - A combination of registers from the above views.

- The mapping between the registers is as follows:
  - S<2n> maps to the least significant half of D<n>
  - S<2n+1> maps to the most significant half of D<n>.



Benefits of FPU (Cortex-M4F)

Float point ADD : fadd = a+b, (a=6.1254, b=3.4587)

|                 | M4 Without FPU                                                                                                        | M4F      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|----------|
| 51 Instructions | aeabi_fadd: PUSH {r4-r7} EOR r2,r0,r1 LSRS r2,r2,#31 ADD r1,r3,r1,LSL #1 SUBS r0,r0,r2 B 0x000003FE POP {r4-r7} BX Ir | VADD.F32 |



Float point SUBSTRACT: fsub = a-b, (a = 6.1254, b = 3.4587)







## FPU Instructions Set (Cortex-M4F)

- Single instruction Calculation
  - Single instruction does NOT mean single cycle
  - Below few instructions of FPU with indication on cycle number.

| Mnemonic | Description                            | Cycles                           |  |
|----------|----------------------------------------|----------------------------------|--|
| VABS.F32 | Absolute value of float                | 1                                |  |
| VADD.F32 | Addition floating point                | 1                                |  |
| VCMP.F32 | Compare float with register or zero    | 1                                |  |
| VDIV.F32 | Divide Floating point                  | 14                               |  |
| VLDM.64  | Load multiple doubles                  | 1+2N, N is the number of doubles |  |
| VLDM.32  | Load multiple floats                   | 1+N, N is the number of floats   |  |
| VMOV     | Move immediate/float to float-register | 1                                |  |
| VMUL.F32 | Multiply float                         | 1                                |  |
| VMLA.F32 | Multiply then accumulate float         | 3                                |  |



## FPU Exceptions (Cortex-M4F)

- The exception enable bits in the FPSCR read-as-zero, and writes are ignored.
- The processor also has six output pins
  - FPIXC: FPU Inexact Cumulative exception
  - FPUFC: FPU Underflow Cumulative Exception
  - FPOFC: FPU Overflow Cumulative Exception
  - FPDZC: FPU Division by Zero Cumulative Exception
  - FPIDC: FPU Input Denormal Cumulative Exception
  - FPIOC: FPU Invalid Operation Cumulative exception.

that each reflect the status of one of the cumulative exception flags.

 In the SAM4X, all exception interrupt are connected on the same Instance ID and on the NVIC Interrupt.



# **Appendix**



# **Appendix**

## Cortex-M4 Implementation Options

| Cortex-M<br>Core | MPU | FPU | ЕТМ | ITM | JTAG / SWD | Bit-banding | SysTick<br>Timer |
|------------------|-----|-----|-----|-----|------------|-------------|------------------|
| SAM4S            | Yes | No  | No  | Yes | Yes / Yes  | Yes         | Yes              |
| SAM4N            | Yes | No  | No  | Yes | Yes / Yes  | Yes         | Yes              |
| SAM4E            | Yes | Yes | No  | Yes | Yes / Yes  | Yes         | Yes              |
| SAM4L            | Yes | No  | No  | Yes | Yes / Yes  | No          | Yes              |
| SAMG51           | Yes | Yes | No  | Yes | Yes / Yes  | Yes         | Yes              |
| SAMG53           | Yes | Yes | No  | Yes | Yes / Yes  | Yes         | Yes              |



© 2012 Atmel Corporation. All rights reserved.

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM®, ARMPowered® logo and others are the registered trademarks or trademarks of ARM Ltd. Other terms and product names may be the trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY OF MERCHANTABILITY, FINTESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIFFECT, TONGEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless pecifically provided otherwise, Atmel products are not intended, authorized, or warranted for use as components in applications, intended to support or sustain life.